# AN12468

# i.MX8MMINI Product Lifetime Usage

Rev. 0 — June 2019 Application Note

### 1 Introduction

This document describes the estimated product lifetimes for the i.MX8MMINI Application Processors based on the criteria used in the qualification process.

The product lifetimes described here are estimates and do not represent a guaranteed life time for a product.

| Contents                                       |   |
|------------------------------------------------|---|
| 1 Introduction                                 | 1 |
| 2 Device qualification level and available PoH | 1 |
| 3 Conclusion                                   | 3 |

The i.MX8MMINI series consist of several processors that deliver a wide range of processing and multimedia capabilities across various qualification levels. This document is intended to provide users with guidance on how to interpret the different i.MX8MMINI qualification levels in terms of the target operating frequency of the device, the maximum supported junction temperature (Tj) of the processor, and how it relates to the lifetime of the device.

## 2 Device qualification level and available PoH

Each qualification level supported (commercial and industrial) defines a number of Power-on Hours (PoH) available to the processor under a given set of conditions. For example,

- The target voltage for the application (commercial and industrial).
  - The lifetime is limited by the SOC operating voltage.
- The percentage of active use vs. suspend mode.
  - Active use means that the processor is running at an active performance mode.
    - For the Commercial tier, the maximum performance mode is 1.8 GHz.
    - For the Industrial tier, the maximum performance mode is 1.6 GHz.
  - In the suspend mode, the VDD\_ARM and the VDD\_SOC are lowered, reducing power consumption and junction temperature. In this mode, the voltage and temperature are set low enough so that the effect on the lifetime calculations is negligible and treated as if the device were powered off.
- The Tj of the processor.
  - The maximum junction temperature of the device is different for a given qualification level, for instance 105 C for Industrial Tier and 95 C for Commercial Tier.
  - Users must ensure that their device is appropriately thermally managed such that the maximum junction temperature is not exceeded.

All data provided within this document are estimates for PoH that are based on extensive qualification experience and testing with the i.MX8MMINI series. These statistically derived estimates should not be viewed as a limit on an individual device lifetime, nor should they be construed as a guarantee by NXP as to the actual lifetime of the device. Sales and warranty terms and conditions still apply.

#### 2.1 Commercial lifetime estimates

Table 1. Commercial qualification lifetime estimates on page 2 provides the number of PoH for the typical use conditions for the commercial device.



Table 1. Commercial qualification lifetime estimates

| Operating voltage | Arm <sup>®</sup> core speed | РоН    | SOC operating volatage | Arm core operating voltage | Тј   |
|-------------------|-----------------------------|--------|------------------------|----------------------------|------|
| _                 | (MHz)                       | (Hrs)  | (V)                    | (V)                        | (°C) |
| Typical           | 1800                        | 63,602 | 0.85                   | 1.0                        | 95   |
| Maximum           | 1800                        | 29,137 | 0.9                    | 1.05                       | 95   |

Figure 1. on page 2 establishes guidelines for estimating PoH as a function of junction temperature. PoH can be read directly from the curves below to determine the necessary trade-offs to junction temperature at the maximum CPU frequency.



### 2.2 Industrial qualification

Table 2. Industrial qualification lifetime estimates on page 3 provides the number of PoH for the typical use conditions for the industrial device.

Table 2. Industrial qualification lifetime estimates

| Operating voltage | Arm core speed | РоН    | SOC operating volatage | Arm core operating voltage | Тј   |
|-------------------|----------------|--------|------------------------|----------------------------|------|
| _                 | (MHz)          | (Hrs)  | (V)                    | (V)                        | (°C) |
| Typical           | 1600           | 80,615 | 0.85                   | 0.95                       | 105  |
| Maximum           | 1600           | 35,481 | 0.9                    | 1.0                        | 105  |

Figure 2. on page 3 establishes guidelines for estimating PoH as a function of junction temperature. PoH can be read directly from the curves below to determine the necessary trade-offs to junction temperature at the maximum CPU frequency.



#### 3 Conclusion

Selecting the optimal operating performance point and thermal envelope is a paramount to meet the application lifetime targets. Trade-offs between the target operating voltage/frequency of the device and the operating Tj of the processor can greatly improve the lifetime of the device.

Lowering the operating junction temperature in the application is the most effective means to increase the lifetime of the device without affecting the performance of the device. This can be accomplished by increasing the thermal dissipation capacity in the application. In cases where the thermal properties cannot be altered, a lower operating voltage can be used to increase the lifetime of the device. Lowering the voltage may result in lowered performance; the operating frequency may have to be adjusted lower to match the voltage as specified in the datasheet.

Application Note 3/5

Conclusion

The data and examples provided in this application note help users determine the estimated lifetime for their particular application.

i.MX8MMINI Product Lifetime Usage, Rev. 0, June 2019

How To Reach Us

Home Page:

nxp.com

Web Support:

nxp.com/support

Information in this document is provided solely to enable system and software implementers to use NXP products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits based on the information in this document. NXP reserves the right to make changes without further notice to any products herein.

NXP makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does NXP assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in NXP data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including "typicals," must be validated for each customer application by customer's technical experts. NXP does not convey any license under its patent rights nor the rights of others. NXP sells products pursuant to standard terms and conditions of sale, which can be found at the following address: nxp.com/
SalesTermsandConditions.

While NXP has implemented advanced security features, all products may be subject to unidentified vulnerabilities. Customers are responsible for the design and operation of their applications and products to reduce the effect of these vulnerabilities on customer's applications and products, and NXP accepts no liability for any vulnerability that is discovered. Customers should implement appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP, the NXP logo, NXP SECURE CONNECTIONS FOR A SMARTER WORLD, COOLFLUX, EMBRACE, GREENCHIP, HITAG, I2C BUS, ICODE, JCOP, LIFE VIBES, MIFARE, MIFARE CLASSIC, MIFARE DESFIRE, MIFARE PLUS, MIFARE FLEX, MANTIS, MIFARE ULTRALIGHT, MIFARE4MOBILE, MIGLO, NTAG, ROADLINK, SMARTLX, SMARTMX, STARPLUG, TOPFET. TRENCHMOS, UCODE, Freescale, the Freescale logo, AltiVec, C-5, CodeTEST, CodeWarrior, ColdFire, ColdFire+, C-Ware, the Energy Efficient Solutions logo, Kinetis, Layerscape, MagniV, mobileGT, PEG, PowerQUICC, Processor Expert, QorlQ, QorlQ Qonverge, Ready Play, SafeAssure, the SafeAssure logo, StarCore, Symphony, VortiQa, Vybrid, Airfast, BeeKit, BeeStack, CoreNet, Flexis, MXC, Platform in a Package, QUICC Engine, SMARTMOS, Tower, TurboLink, and UMEMS are trademarks of NXP B.V. All other product or service names are the property of their respective owners. AMBA, Arm, Arm7, Arm7TDMI, Arm9, Arm11, Artisan, big.LITTLE, Cordio, CoreLink, CoreSight, Cortex, DesignStart, DynamIQ, Jazelle, Keil, Mali, Mbed, Mbed Enabled, NEON, POP, RealView, SecurCore, Socrates, Thumb, TrustZone, ULINK, ULINK2, ULINK-ME, ULINK-PLUS, ULINKpro,  $\mu$ Vision, Versatile are trademarks or registered trademarks of Arm Limited (or its subsidiaries) in the US and/or elsewhere. The related technology may be protected by any or all of patents, copyrights, designs and trade secrets. All rights reserved. Oracle and Java are registered trademarks of Oracle and/or its affiliates. The Power Architecture and Power.org word marks and the Power and Power.org logos and related marks are trademarks and service marks licensed by Power.org.

© NXP B.V. 2019.

All rights reserved.

For more information, please visit: http://www.nxp.com
For sales office addresses, please send an email to: salesaddresses@nxp.com

Date of release: June 2019

Document identifier: AN12468

